Mechanism of dynamic bias temperature instability in p- and nMOSFETs: The effect of pulse waveform
IEEE Transactions on Electron Devices 53 巻 8 号
1805-1814 頁
2006-08 発行
アクセス数 : 1028 件
ダウンロード数 : 290 件
今月のアクセス数 : 7 件
今月のダウンロード数 : 3 件
この文献の参照には次のURLをご利用ください : https://ir.lib.hiroshima-u.ac.jp/00015048
ファイル情報(添付) |
IEEETranElectDev_53_1805.pdf
1.34 MB
種類 :
全文
|
タイトル ( eng ) |
Mechanism of dynamic bias temperature instability in p- and nMOSFETs: The effect of pulse waveform
|
作成者 |
Zhu Shiyang
Ohashi Takuo
Miyake Hideharu
|
収録物名 |
IEEE Transactions on Electron Devices
|
巻 | 53 |
号 | 8 |
開始ページ | 1805 |
終了ページ | 1814 |
抄録 |
The waveform effect on dynamic bias temperature instability (BTI) is systematically studied for both p- and nMOSFETs with ultrathin SiON gate dielectrics by using a modified direct-current current-voltage method to monitor the stress-induced interface trap density. Interface traps are generated at the inversion gate bias (negative for pMOSFETs and positive for nMOSFETs) and are partially recovered at the zero or accumulation gate bias. Devices under high-frequency bipolar stress exhibit a significant frequency-dependent degradation enhancement. Approximate analytical expressions of the interface trap generation for devices under the static, unipolar, or bipolar stress are derived in the framework of conventional reaction-diffusion (R-D) model and with an assumption that additional interface traps (N*it) are generated in each cycle of the dynamic stress. The additional interface trap generation is proposed to originate from the transient trapped carriers in the states at and/or near the SiO2/Si interface upon the gate voltage reversal from the accumulation bias to the inversion bias quickly, which may accelerate dissociation of Si-H bonds at the beginning of the stressing phase in each cycle. Hence, N*it depends on the interface-state density, the voltage at the relaxation (i.e., accumulation) bias, and the transition time of the stress waveform (the fall time for pMOSFETs and the rise time for nMOSFETs). The observed dynamic BTI behaviors can be perfectly explained by this modified R-D model.
|
著者キーワード |
Bias temperature instability (BTI)
Direct-current current-voltage (DCIV)
Dynamic stress
Interface states
Interface trap generation
MOSFET
Reaction-diffusion (R-D) model
Reliability
|
NDC分類 |
電気工学 [ 540 ]
|
言語 |
英語
|
資源タイプ | 学術雑誌論文 |
出版者 |
IEEE
|
発行日 | 2006-08 |
権利情報 |
Copyright (c) 2006 IEEE. Personal use of this material is permitted. However, permission to reprint/republish this material for advertising or promotional purposes or for creating new collective works for resale or redistribution to servers or lists, or to reuse any copyrighted component of this work in other works must be obtained from the IEEE.
|
出版タイプ | Version of Record(出版社版。早期公開を含む) |
アクセス権 | オープンアクセス |
収録物識別子 |
[ISSN] 0018-9383
[DOI] 10.1109/TED.2006.877876
[NCID] AA00667820
[DOI] http://dx.doi.org/10.1109/TED.2006.877876
|