A Graph Rewriting Approach for Converting Asynchronous ROMs into Synchronous Ones

IEICE Transactions on Information and Systems E94D 巻 12 号 2378-2388 頁 2011-12 発行
アクセス数 : 764
ダウンロード数 : 232

今月のアクセス数 : 4
今月のダウンロード数 : 3
ファイル情報(添付)
タイトル ( eng )
A Graph Rewriting Approach for Converting Asynchronous ROMs into Synchronous Ones
作成者
Mondal Md Nazrul Islam
Ito Yasuaki
収録物名
IEICE Transactions on Information and Systems
E94D
12
開始ページ 2378
終了ページ 2388
抄録
Most of FPGAs have Configurable Logic Blocks (CLBs) to implement combinational and sequential circuits and block RAMs to implement Random Access Memories (RAMs) and Read Only Memories (ROMs). Circuit design that minimizes the number of clock cycles is easy if we use asynchronous read operations. However, most of FPGAs support synchronous read operations, but do not support asynchronous read operations. The main contribution of this paper is to provide one of the potent approaches to resolve this problem. We assume that a circuit using asynchronous ROMs designed by a non-expert or quickly designed by an expert is given. Our goal is to convert this circuit with asynchronous ROMs into an equivalent circuit with synchronous ones. The resulting circuit with synchronous ROMs can be embedded into FPGAs. We also discuss several techniques to decrease the latency and increase the clock frequency of the resulting circuits.
著者キーワード
FPGA
block RAMs
asynchronous read operations
rewriting algorithm
NDC分類
情報科学 [ 007 ]
言語
英語
資源タイプ 学術雑誌論文
出版者
電子情報通信学会
発行日 2011-12
権利情報
Copyright (c) 2011 The Institute of Electronics, Information and Communication Engineers
出版タイプ Version of Record(出版社版。早期公開を含む)
アクセス権 オープンアクセス
収録物識別子
[ISSN] 0916-8532
[DOI] 10.1587/transinf.E94.D.2378
[NCID] AA10826272
[DOI] http://dx.doi.org/10.1587/transinf.E94.D.2378