## Soft-breakdown-suppressed ultrathin atomic-layer-deposited silicon-nitride/SiO<sub>2</sub> stack gate dielectrics for advanced complementary metal-oxide-semiconductor technology

Quazi Deen Mohd Khosru,<sup>a)</sup> Anri Nakajima,<sup>b)</sup> Takashi Yoshimoto, and Shin Yokoyama Research Center for Nanodevices and Systems, Hiroshima University, 1-4-2 Kagamiyama, Higashi-Hiroshima 739-8527, Japan

(Received 2 July 2001; accepted for publication 2 October 2001)

We report a high-quality, ultrathin atomic-layer-deposited silicon-nitride/SiO<sub>2</sub> stack gate dielectric.  $p^+$ -polycrystalline silicon gate metal-oxide-semiconductor (MOS) capacitors with the proposed dielectrics showed enhanced reliability with respect to conventional SiO<sub>2</sub>. An exciting feature of suppressed soft-breakdown (SBD) events is observed in ramped voltage stressing which has been reconfirmed during time-dependent-dielectric breakdown measurements under constant field stressing. Introducing the idea of injected-carrier-induced localized physical damages resulting in the formation of conductive filaments near both Si/SiO<sub>2</sub> and poly-Si/SiO<sub>2</sub> interfaces, a model has been proposed to explain the SBD phenomena observed in the conventional  $SiO_2$  dielectrics. It is then consistently extended to explain the suppressed SBD in the proposed dielectrics. The reported dielectric can be a good choice to meet the urgent need for highly reliable ultrathin gate dielectrics in nanoscale complementary-MOS technology. © 2001 American Institute of Physics. [DOI: 10.1063/1.1420586]

Aggressive scaling of gate oxide thickness for nanoscale complementary metal-oxide-semiconductor (CMOS) technology has raised reliability concerns under normal as well as anomalous operating conditions. The major problems associated with the decreased oxide thickness are a significant increase of gate leakage current and boron penetration in surface-channel p-MOS devices with  $p^+$ -polycrystalline silicon (poly-Si) gates.<sup>1</sup> It is reported that these ultrathin oxides exhibit a new stable failure mode referred to as softbreakdown (SBD) in addition to the well-known stressinduced leakage current (SILC) and hard-breakdown (HBD) phenomena.<sup>2</sup> The SBD phenomena in ultrathin gate oxides has been described as a severe problem in the progress of the scaling trend of device dimensions towards nanoscale generation and it has been a loud roar in the research community in recent years.<sup>2-9</sup> One efficient way to reduce these unwanted events is to go for an alternate gate dielectric better than SiO2. Stack dielectrics of silicon-nitride/SiO2 have been suggested as promising gate dielectrics due to their thinner equivalent oxide thickness and more effective suppression of boron penetration compared to thermally grown oxides or oxynitrides of identical thicknesses.<sup>10,11</sup> However, reports of SBD free ultrathin dielectrics are still missing in the literature. The SBD event causes unpredicted and premature failure of device operations. Therefore, gate dielectrics free from the SBD phenomena are highly desired to meet the scaling requirements for advanced CMOS technology. In this work, we report a high-quality, ultrathin, atomic-layerdeposited (ALD) silicon-nitride/SiO2 stack gate dielectric with excellent properties against stress-induced leakage and importantly free from the curse of the SBD phenomena.

 $p^+$ -poly-Si gate MOS capacitors with both ALD silicon-nitride/SiO<sub>2</sub> stack gate dielectrics and conventional  $SiO_2$  dielectrics are fabricated using *n*-type Si(001) wafers (10  $\Omega$  cm). An extremely thin layer (~0.4 nm) of silicon nitride is deposited on thermally grown ultrathin (2.0 nm) SiO<sub>2</sub> using an alternate technique<sup>11</sup> for N-atom-profile engineering by employing self-limiting atomic-layer-deposition of silicon nitride. After the silicon-nitride deposition, a 200 nm thick poly-Si gate is formed by 20 keV BF<sub>2</sub><sup>+</sup>-ion implantation at a dose of  $5 \times 10^{15} \,\mathrm{cm}^{-2}$  followed by an activation annealing at 1000 °C for 40 s in a N2 ambient. The capacitors thus fabricated are subjected to various standard electrical stressing to measure stress-induced leakage, subsequent breakdown, and time-dependent dielectric breakdown (TDDB) characteristics and has been compared with those of capacitors with conventional SiO<sub>2</sub> dielectrics. Note that the gate voltages in all electrical stressing measurements are determined so as to induce the same oxide electric fields in either dielectrics.

Figure 1 shows the current versus oxide-field characteristics representing stress-induced leakage and breakdown of ALD silicon-nitride/SiO2 stack gate dielectrics, while the corresponding characteristics for the conventional SiO<sub>2</sub> di-



FIG. 1. Ramped voltage induced gate current density as a function of oxide field for MOS devices with ALD silicon-nitride/SiO2 stack gate dielectrics.

<sup>&</sup>lt;sup>a)</sup>On leave from Bangladesh University of Engineering and Technology, Dhaka.

b)Electronic mail: nakajima@sxsys.hiroshima-u.ac.jp



FIG. 2. Ramped voltage induced gate current density as a function of oxide field for MOS devices with conventional  $SiO_2$  dielectrics. Only the onset of SBD events are presented. Several such SBD events are observed before the HBD in each device.

electrics are presented in Fig. 2. The dielectric quality (leakage and breakdown characteristics shown in Figs. 1 and 2) is investigated by ramped voltage electrical breakdown measurements wherein the maximum gate voltage is slightly increased in successive measurement cycles. From the onset of SILC, the increment of the maximum gate voltage in successive cycles is restricted to 0.02 V for precise determination of each breakdown mode and the respective transitions. It is obvious in Fig. 1 that the ALD silicon-nitride/SiO<sub>2</sub> dielectrics show excellent stability against high voltage stressing and a small amount of SILC flows through the gate before a sharp and sudden breakdown at very high oxide fields. An exciting feature to be noticed is the disappearance of the so-discussed SBD phenomenon. On the other hand, as can be seen in Fig. 2, all known stress induced features (SILC, SBD, and HBD) are present in the conventional SiO<sub>2</sub> MOS capacitors. It is worth mentioning that the results presented in Figs. 1 and 2 are reconfirmed in as many as 25 test devices of each type. Note that only the onset of SBD events are presented in Fig. 2, while several such events are observed before the HBD in each test devices with SiO<sub>2</sub> dielectrics. This is consistent with reported experimental results<sup>9</sup> and demonstrates that the change from SBD to HBD is continuous, which indicates the possibility that a common statistical origin is being shared by these breakdown phenomena.

Now, the observed SBD phenomena in the conventional SiO<sub>2</sub> dielectrics and suppressed SBD in the ALD silicon-nitride/SiO<sub>2</sub> dielectrics can be explained using the concept of injected-carrier-induced localized physical damages resulting in the formation of conductive filaments near the Si/SiO<sub>2</sub> interface.<sup>3,12</sup> We propose the formation of localized conductive filaments near both the Si/SiO2 and the poly-Si/SiO<sub>2</sub> interfaces caused by the injected carriers during high voltage stressing. In our measurements with the substrate in accumulation, electrons are injected from the *n*-type substrate while a small number of holes are injected from the poly-Si gate. The formation of conductive filaments near the poly-Si/SiO<sub>2</sub> interface is likely due to poor interfacial inhomogeneities.<sup>13,14</sup> These conductive filaments from both the interfaces trigger the SBD through a reduction of effective oxide thickness leading to the eventual HBD. This model can be extended to explain the suppressed-SBD phenomena observed in the devices with the ALD silicon-nitride/SiO<sub>2</sub> stack gate dielectrics as well. Note that an extremely thin and very uniform silicon nitride layer on a thermally grown oxide substantially improves the interface



FIG. 3. Oxide field bands of electrical stress induced phenomena for MOS devices with both ALD silicon–nitride/SiO<sub>2</sub> and conventional SiO<sub>2</sub> gate dielectrics.

quality of the ALD Si–nitride/SiO<sub>2</sub> interface. Likewise, formation of the conductive filaments at the poly-Si/ALD Si– nitride interface is suppressed due to a strengthened structure of Si–N bonds.<sup>15</sup> As a consequence, unlike the poly-Si/SiO<sub>2</sub> interface, the formation of conductive filaments are suppressed near the poly-Si/ALD Si–nitride/SiO<sub>2</sub> interfaces during electrical stressing. Localized physical damages, however, occur at the Si/SiO<sub>2</sub> interface and bulk SiO<sub>2</sub> causing SILC, but the effective thickness reduction is inadequate to trigger the SBD before the eventual HBD. The HBD occurs due to the formation of a conductive path between the gate and substrate by the activation of sufficient number of distorted Si–O<sub>4</sub> tetrahedron with strained Si–O bonds and other H-related trap precursors.<sup>16,17</sup>

Figure 3 presents the oxide field bands for SILC, SBD, and HBD as observed in all test devices of each dielectric type. The lower end of each band indicates the onset of the respective degradation mode as mentioned along the horizontal axis. It exhibits that SILC and HBD degradation modes occur at lower fields in SiO<sub>2</sub> devices than in ALD silicon–nitride/SiO<sub>2</sub> devices. It also reveals that the ALD silicon–nitride/SiO<sub>2</sub> has no SBD events which indicates excellent dielectric properties against high voltage stressing.

Superior quality of the proposed dielectric is further verified by measuring TDDB characteristics under constant oxide field stressing. A representative plot of current versus time during the constant field (12 MV/cm) stressing is shown in Fig. 4, while the Weibull plot of the TDDB characteristics is presented in Fig. 5. The data presented in Figs. 4 and 5 are measured under the same oxide field for all the devices regardless of dielectric types. These results demonstrate substantially improved dielectric reliability in favor of the proposed stack dielectric. A region with an unstable current is observed in ultrathin SiO<sub>2</sub> dielectrics as can be seen in Fig. 4,



FIG. 4. A representative TDDB characteristics under constant field (12 MV/ cm) stressing.

Downloaded 17 Jun 2007 to 133.41.149.126. Redistribution subject to AIP license or copyright, see http://apl.aip.org/apl/copyright.jsp



FIG. 5. Weibull plot of constant field (12 MV/cm) stressed TDDB characteristics for MOS devices with different gate dielectrics as mentioned.

which is caused by the SBD events and Fig. 4 clearly indicates an evolution from SBD to HBD. This result is identical to the observations<sup>4,6,7</sup> under constant current stressing of thin gate oxides. To the contrary, a significant enhancement of reliability is observed for the devices with ultrathin ALD silicon–nitride/SiO<sub>2</sub> stack gate dielectrics. The deposition of an extremely thin silicon nitride layer on the SiO<sub>2</sub> has brought about remarkable improvements in the breakdown characteristics. A very stable current with a sharp transition into HBD proclaims a significant suppression of the SBD or any such degradation events before the HBD. It eliminates any possibility of reliability overestimation for disregarding the SBD phenomenon.<sup>4</sup>

In conclusion, we fabricated  $p^+$ -poly-Si gate MOS capacitors with ALD silicon–nitride/SiO<sub>2</sub> stack gate dielectrics. The quality of the dielectric is evaluated by measuring various reliability characteristics and comparing with those of conventional SiO<sub>2</sub> dielectrics of identical thickness. The proposed stack gate dielectric exhibited much better results in all standard reliability tests. An interesting feature of SBD suppression is observed only in the devices with the proposed gate dielectrics. Possible breakdown mechanisms are discussed and a model, based on the concept of localized

physical damages resulting in the formation of conductive filaments near both the interfaces, has been proposed to explain the observed stress induced phenomena. It is worth mentioning that the absence of the undesired SBD phenomenon in the proposed stack gate dielectric can be considered as positive feedback and encouragement for sustaining the scaling trend of device dimensions towards next generation integrated circuit technology.

<sup>1</sup>H. H. Tseng, P. G. Y. Tsui, P. J. Tobin, J. Mogab, M. Khare, X. W. Wang, T. P. Ma, R. Hegde, C. Hobbs, J. Veteran, M. Hartig, G. Kenig, V. Wang, R. Blumenthal, R. Cotton, V. Kaushik, T. Tamagawa, B. L. Halpern, G. J. Cui, and J. J. Schmitt, Tech. Dig. - Int. Electron Devices Meet., 647 (1997).

- <sup>2</sup>E. Miranda, J. Sune, R. Rodriguez, M. Nafria, and X. Aymerich, IEEE Electron Device Lett. **20**, 265 (1999).
- <sup>3</sup>S. H. Lee, B. J. Cho, J. C. Kim, and S. H. Choi, Tech. Dig. Int. Electron Devices Meet., 605 (1994).
- <sup>4</sup>M. Depas, T. Nigam, and M. M. Heyns, IEEE Trans. Electron Devices 43, 1499 (1996).
- <sup>5</sup>K. Okada and K. Taniguchi, Appl. Phys. Lett. 70, 351 (1997).
- <sup>6</sup>M. Houssa, T. Nigam, P. W. Mertens, and M. M. Heyns, Appl. Phys. Lett. **73**, 514 (1998).
- <sup>7</sup>T. Sakura, H. Utsunomiya, Y. Kamakura, and K. Taniguchi, Tech. Dig. -Int. Electron Devices Meet., 183 (1998).
- <sup>8</sup>M. A. Alam, B. Weir, J. Bude, P. Silverman, and D. Monroe, Tech. Dig. -Int. Electron Devices Meet., 449 (1999).
- <sup>9</sup>J. Sune and E. Miranda, Tech. Dig. Int. Electron Devices Meet., 441 (2000).
- <sup>10</sup> B. Y. Kim, H. F. Luan, and D. L. Kwong, Tech. Dig. Int. Electron Devices Meet., 463 (1997).
- <sup>11</sup>A. Nakajima, T. Yoshimoto, T. Kidera, K. Obata, S. Yokoyama, H. Sunami, and M. Hirose, Appl. Phys. Lett. **77**, 2855 (2000).
- <sup>12</sup>M. Hirose, Mater. Sci. Eng., B 41, 35 (1996).
- <sup>13</sup>K. F. Schuegraf and C. Hu, IEEE Trans. Electron Devices 41, 761 (1994).
- <sup>14</sup>Y. Hokari, IEEE Trans. Electron Devices **35**, 1299 (1988).
- <sup>15</sup>D. Wristers, L. K. Han, T. Chen, H. H. Wang, D. L. Kwong, M. Allen, and J. Fulford, Appl. Phys. Lett. **68**, 2094 (1996).
- <sup>16</sup>L. K. Han, M. Bhat, D. Wristers, J. Fulford, and D. L. Kwong, Tech. Dig. - Int. Electron Devices Meet., 617 (1994).
- <sup>17</sup>Q. D. M. Khosru, N. Yasuda, K. Taniguchi, and C. Hamaguchi, J. Appl. Phys. 77, 4494 (1995).